首页    期刊浏览 2024年11月27日 星期三
登录注册

文章基本信息

  • 标题:A Novel Transistor Level Implementation of a High Speed Packet Switch
  • 本地全文:下载
  • 作者:Shanmugam Arumugam ; Shanthi Govindaswamy ; Praveen Kumar Boya
  • 期刊名称:The International Arab Journal of Information Technology
  • 印刷版ISSN:1683-3198
  • 出版年度:2006
  • 卷号:3
  • 期号:3
  • 出版社:Zarqa Private University
  • 摘要:High speed packet switches are inevitable for ultra high data rate networking systems. The throughput of these switches has to be ideally 100% for effective utilization of the network. While Output Queued (OQ) switches have the optimal delay-throughput performance for all traffic distributions, they require N-times speed up in the fabric that limits the scalability of this architecture. An Input Queued (IQ) switch is desirable for high speed switching, since the internal operation speed is only slightly higher than the speed of the input lines. However, the input queued switch has the critical drawback that the overall throughput is limited to 58.6% due to the Head-of-Line (HOL) blocking phenomenon. In this paper, we present a novel transistor level implementation of an IQ packet switch, using TSPICE. Our circuit has a regular structure and low transistor count. Our simulation results indicate that the circuit may be used to implement switches working well beyond 1 GHz.
  • 关键词:High speed packet switches; packet switch schedulers; IQ architecture
国家哲学社会科学文献中心版权所有