首页    期刊浏览 2024年11月13日 星期三
登录注册

文章基本信息

  • 标题:Novel Vantage- Scalable cache Compression Scheme
  • 本地全文:下载
  • 作者:-Poonam P.Aswani ; Prof. B.Padmavathi
  • 期刊名称:International Journal of Computer Technology and Applications
  • 电子版ISSN:2229-6093
  • 出版年度:2013
  • 卷号:4
  • 期号:6
  • 页码:928-932
  • 出版社:Technopark Publications
  • 摘要:In today’s world speed is one of the important factor that is considered for selecting any electronic component in the market. Speed of a microprocessor based system mainly depends on the speed of the microprocessor which in turn depends on the memory access time. cache compression is one of the way to increase speed of a microprocessor based system since it increases cache capacity and off-chip bandwidth. Storing compressed lines in the cache increases the effective cache capacity. For example, a compressed L1 cache design where each set can store either one uncompressed line or two compressed lines. Increasing the effective cache size can eliminate misses and thereby reduce the time lost to long off-chip miss penalties. However, compression increases the cache hit time, since the decompression overhead lies on the critical access path. Depending upon the balance between hits andmisses, cache compression has the potential to either greatly help or greatly hurt performance
国家哲学社会科学文献中心版权所有