首页    期刊浏览 2024年11月24日 星期日
登录注册

文章基本信息

  • 标题:Run-Length Based Efficient Compression for System-on-Chip
  • 本地全文:下载
  • 作者:A. Balasubramaniyan ; S. Saravanan ; Har Narayan Upadhyay
  • 期刊名称:Journal of Artificial Intelligence
  • 印刷版ISSN:1994-5450
  • 电子版ISSN:2077-2173
  • 出版年度:2013
  • 卷号:6
  • 期号:1
  • 页码:107-111
  • DOI:10.3923/jai.2013.107.111
  • 出版社:Asian Network for Scientific Information
  • 摘要:Large test data volume is one of the major problems in the emerging System-on-Chip (SoC) and this can be reduced by test data compression techniques. Variable-to-variable length compression is one among the test data compression techniques. This study demonstrates a variable-to-variable length based compression technique called Run-Length based Efficient Compression. The patterns which are selected for doing compression can be partitioned into blocks having equal width. The partitioned blocks can be compared with the adjacent one and can be merged. A control code is used to denote the number of blocks merged. The proposed method can be tested by calculating the effect of compression on larger ISCAS’89 benchmark circuits.
国家哲学社会科学文献中心版权所有