首页    期刊浏览 2025年02月22日 星期六
登录注册

文章基本信息

  • 标题:Optimising Model for Memory Fault Tolerance in Onboard Computer
  • 本地全文:下载
  • 作者:Suresh V. Mathew ; Sasikumar Punnekkat ; Abdul Saiam
  • 期刊名称:Defence Science Journal
  • 印刷版ISSN:0976-464X
  • 出版年度:2002
  • 卷号:52
  • 期号:1
  • 页码:33-39
  • DOI:10.14429/dsj.52.2146
  • 语种:English
  • 出版社:Defence Scientific Information & Documentation Centre
  • 摘要:This paper presents an optimising model for integrating the traditional reliability prediction methodology with simple analytical techniques to facilitate the designer to decide upon the memory fault-tolerant choices of an onboard computer. In this exercise, the hardware reliability estimates of a circuit without any error correction as well as that of a circuit with error detection and correction were calculated. The failure rates of each component and soldering have been accounted for in these prediction procedures. A suitable probability distribution is chosen for data errors and is analytically combined with the hardware reliability predictions to study the trade-offs. An optimum strategy for introducing the hardware error correction logic in the circuit is presented.
  • 关键词:Reliability, fault tolerance, optlmising model, memory erron, error correction logic, onboard computer, mission critical systems, real-time systems
国家哲学社会科学文献中心版权所有