首页    期刊浏览 2025年07月16日 星期三
登录注册

文章基本信息

  • 标题:Easing Instruction Queue Competition among Threads in RMT
  • 本地全文:下载
  • 作者:Yin, Jie ; Jiang, Jianhui
  • 期刊名称:Journal of Computers
  • 印刷版ISSN:1796-203X
  • 出版年度:2011
  • 卷号:6
  • 期号:7
  • 页码:1394-1401
  • DOI:10.4304/jcp.6.7.1394-1401
  • 语种:English
  • 出版社:Academy Publisher
  • 摘要:As chip feature size decreases, processors are getting more and more sensitive to soft errors. To find cheaper reliability solutions has attracted the attention of many researches. SMT (Simultaneous Multithreading) processor permits multiple issues from different threads at the same time, which provides nature support for fault-tolerance by executing threads redundantly. Many RMT (Redundant Multithreading) architectures have been proposed. In those architectures, IQ (Instruction Queue) is a critical resource that affects the performance obviously. This paper proposed DDDI (Delay Dispatching Dependent Instructions) strategy which can use IQ more efficiently. In DDDI, instructions that dependent on load instructions that encounter cache miss can't be dispatched in to IQ until the load instructions get values from L2 cache or main memory. Experiments show that DDDI can avoid the threads that encounter cache miss blocking IQ resources, and not only IQ, but also the whole pipeline can be used more efficiently. Performance is boosted outstandingly.
  • 关键词:Instruction Queue;SRT;cache miss;RMT;rename register file
国家哲学社会科学文献中心版权所有